# American Journal of Engineering Research (AJER) e-ISSN: 2320-0847 p-ISSN : 2320-0936 Volume-2, Issue-4, pp-75-85 <u>www.ajer.us</u>

### **Research Paper**

### **Open Access**

# Design and Analysis of an Efficient Primary Synchronization Signal Detector

Mathana.J.M<sup>1</sup>, Ashvanth.R<sup>2</sup>, Bhavanam Jagadish<sup>3</sup>, Ashok Robert.J<sup>4</sup>

Associate Professor, Department of Electronics & Communication Engineering, RMKCET, Chennai, India<sup>1</sup> Department of Electronics & Communication Engineering, RMKCET, Chennai, India<sup>2</sup> Department of Electronics & Communication Engineering, RMKCET, Chennai, India<sup>3</sup> Department of Electronics & Communication Engineering, RMKCET, Chennai, India<sup>4</sup>

**Abstract:** In this paper, we present a novel design for the detection of primary synchronization signal in a Long Term Evolution (LTE) system based device at the expense of low cost and low power. This is facilitated by using a matched filter architecture which incorporates parallel processing. The approach of a 1-bit analog-todigital converter (ADC) with down-sampling is compared with that of a 10-bit ADC without down-sampling under multi-path fading conditions defined in LTE standard for user equipment (UE) performance test. A high performance primary synchronization signal detection method is derived in this paper.

Keywords: Low cost, low power, matched filter, primary synchronization signal (PSS).

### I. INTRODUCTION

The LTE, also referred as EUTRA (Evolved UMTS Terrestrial Radio Access), is intended to enhance the 3g and 3.5g systems in order for them to adopt higher peak data rates with extremely high mobility support. The LTE, as one of the latest steps in an advancing series of mobile telecommunications system, can be seen to provide a further evolution of functionality, increased speeds and general improved performance comparing to the third generation systems [1]. The LTE specification provides downlink peak rates of at least 100 Mbps, and uplink of at least 50 Mbps. LTE supports scalable carrier bandwidths, from 1.4 MHz to 20 MHz and supports both frequency division duplexing (FDD) and time division duplexing (TDD). The long term evolution (LTE) is based on orthogonal frequency-division multiple access (OFDMA) in down-link and single-carrier frequencydivision multiple access (SC-FDMA) in up-link [2]. It offers favorable features such as high spectral efficiency, robust performance in frequency selective channel conditions, simple receiver architecture and lower latencies.

The main reasons of developing LTE was to sustain packet switched traffic (IP traffic), voice traffic e.g. voice over IP. In addition it permits both frequency-division duplexing (FDD) and time-division duplexing (TDD) communication. Its support for multiple input multiple output (MIMO) technology gives it an advantage in the communication arena [3]. One interesting challenge in the physical layer of LTE is how the mobile unit immediately after powering on, locates a radio cell and locks on to it. This process is called "initial cell search" aimed at frequency and timing synchronization as well as parameters recognition [4]. This process consists of a series of synchronization stages by which the UE determines time and frequency parameters that are necessary to demodulate the downlink and to transmit uplink signals with the correct timing and the UE also acquires some critical system parameters. The synchronization signal is defined as the downlink physical signal which corresponds to a set of resource elements used by the physical layer but does not carry information originating from higher layers. The synchronization procedure makes use of two specially designed physical signals which are broadcast in each cell: the Primary Synchronization Signal (PSS) and the Secondary Synchronization Signal (SSS). The SSS carries the physical layer cell identity group and the PSS carries the physical layer identity. The detection of these two signals not only enables time and frequency synchronization, but also provides the UE with the physical layer identity of the cell and the cyclic prefix length, and informs the UE whether the cell uses Frequency Division Duplex (FDD) or Time Division Duplex (TDD). Synchronization sequence is more important because its detection affects not only search time but also performance of demodulation. The 3GPP working group decided to adopt Zadoff-Chu (ZC) sequences as the downlink primary synchronization signal

(PSS) and the uplink random access preamble. A Zadoff-Chu sequence is a complex-valued mathematical sequence which exhibits the useful property that cyclically shifted versions of it are orthogonal to each other. The ZC sequences have flat frequency domain autocorrelation property and the low frequency offset sensitivity [5]. The primary synchronization signal is detected by using a non coherent detection method since there is no reference information initially. Matched filter is the basic non coherent detection method that can used to detect PSS efficiently. Currently employed matched filters are computation-intensive since they involve a large number of constant complex multiplications.

The main objective of this paper is to propose an efficient matched filter architecture that involves less number of complex multiplications to occur. The system model and PSS definition are presented in Section II. A brief review of the matched filter approach is presented in Section III. Afterwards, both the method of 1-bit ADC with down-sampling and that of 10-bitADC without down-sampling for PSS detection are discussed in Section IV. Section V addresses different implementation architectures of PSS detection. Whereas their simulation results are shown in Section V1 Finally, conclusion remarks are given in Section VII.

#### II. SYSTEM MODEL AND PROBLEM DEFINITION

#### 1.1. OFDM System Model with Carrier Frequency Offset (CFO)

3GPP adopt OFDM to improve spectrum efficiency. In OFDM systems, a sequence of complex data symbols is considered as orthogonal subcarriers during the k th OFDM blocks, the sequence of data symbols is defined as follows:

 $d(k) = [d0 (k), d1 (k), d2 (k), dN-1(k)]^{T}$ .

The sequence of data symbols is modulated using an –point inverse discrete Fourier transform (IDFT) process that produces the sequence

| x(k)=Wd(k)                                                                                                                 | (2) |
|----------------------------------------------------------------------------------------------------------------------------|-----|
| Where W is the normalized-by-N IDFT matrix and x(K) is                                                                     |     |
| $\mathbf{x}(\mathbf{k}) = [\mathbf{x}_{0}(\mathbf{k}), \mathbf{x}_{1}(\mathbf{k}) \dots \mathbf{x}_{N-1}(\mathbf{k})]^{T}$ | (3) |
| Consequently, the $n^{th}$ sample in the sequence x (k) can be ex-pressed as                                               |     |
| $xn(k) = \frac{1}{\sqrt{N}} \sum_{i=0}^{N-1} di(k) e^{\frac{j2\pi i n}{N}}, n=0,1,N-1$                                     | (4) |
| In fading shown loss time demain swand interval which is named as a                                                        |     |

In fading channels, a time-domain guard interval, which is named as cyclic prefix (CP), is created by copying the last samples of the IDFT output and appending them at the beginning of the OFDM symbol to be transmitted. So the transmitted OFDM block consists of (N + Ng) samples [7]. At the receiver side, after removing the first CP samples, the received sequence

$$y(k) = [y0(k), y1(k), y2(k), ..., yN-1(k)]^{T}$$
 (5)

Is obtained [9]

$$\mathbf{y}(\mathbf{k}) = \mathbf{e}^{j\frac{2\pi}{N}\mathbf{E}\mathbf{k}(\mathbf{N}+\mathbf{N}\mathbf{g})}\mathbf{A}(\mathbf{E})\mathbf{W}\mathbf{H}(\mathbf{k})\mathbf{d}(\mathbf{k}) + \mathbf{N}(\mathbf{k})$$
(6)

where  $\mathcal{E}$  represents the normalized CFO, and A( $\mathcal{E}$ ) represents the effect of the accumulated phase rotation caused by the CFO on the time domain samples

$$\begin{aligned} & \mathcal{E} \in (-0.5, \, 0.5) \\ & \mathsf{A}(\mathcal{E}) = \operatorname{diag} \left( \left[ e^{j \frac{2\pi \varepsilon}{N} X 0}, e^{j \frac{2\pi \varepsilon}{N} X 1}, \dots, e^{j \frac{2\pi \varepsilon}{N} X (N-1)} \right]^{\mathrm{T}} \end{aligned}$$

H(k) denotes the channel frequency response during the kth OFDM block.

2-

 $H(k) = diag([H0(k),H1(k),H2(k),...HN-1(k)]^{T})$ 

N(K) represents a zero-mean complex white Gaussian noise sample with variance  $N_{\sigma}$ . Assuming that the receiver sampling clock is aligned to that of the transmitter, then the nth element of y(K) can be expressed as

$$y_{n}(k) = \frac{e^{j\frac{2\pi n}{N} \epsilon k(N+Ng)}}{\sqrt{N}} \sum_{i=0}^{N-1} di(k) Hi(k) e^{j\frac{2\pi n}{N}(i+\epsilon)} + Nn(k)$$
(10)

$$\mathbf{R}_{\text{spat}} = \mathbf{R}_{\text{eNB}} \otimes \mathbf{R}_{\text{UE}} = \begin{bmatrix} 1 & \alpha^{\frac{1}{9}} & \alpha^{\frac{4}{9}} & \alpha \\ \alpha^{\frac{1}{9^{*}}} & 1 & \alpha^{\frac{1}{9}} & \alpha^{\frac{4}{9}} \\ \alpha^{\frac{4}{9^{*}}} & \alpha^{\frac{1}{9^{*}}} & 1 & \alpha^{\frac{1}{9}} \\ \alpha^{*} & \alpha^{\frac{4}{9^{*}}} & \alpha^{\frac{1}{9^{*}}} & 1 \end{bmatrix} \otimes \begin{bmatrix} 1 & \beta^{\frac{1}{9}} & \beta^{\frac{1}{9}} & \beta \\ \beta^{\frac{1}{9^{*}}} & 1 & \beta^{\frac{1}{9}} & \beta^{\frac{4}{9}} \\ \beta^{\frac{4}{9^{*}}} & \beta^{\frac{1}{9^{*}}} & 1 & \beta^{\frac{1}{9}} \\ \beta^{*} & \beta^{\frac{4}{9^{*}}} & \beta^{\frac{1}{9^{*}}} & 1 \end{bmatrix}$$
(11)

Where  $\alpha$  and  $\beta$  is define in Table VI [5], and  $\bigotimes$  denotes Kronecker product.

www.ajer.us

2013

(1)

(9)

| IABLE I DEL                    | AT FROFILES FOR           | E-UTRA CHANNEL          | MODELS                             |
|--------------------------------|---------------------------|-------------------------|------------------------------------|
| Model                          | Number of<br>channel taps | Delay Spread<br>(r.m.s) | Maximum excess<br>tap delay (span) |
| Extended Pedestrian A<br>(EPA) | 7                         | 45ns                    | 410ns                              |
| Extended vehicular A<br>(EVA)  | 9                         | 357ns                   | 2510ns                             |
| Extended Typical<br>Urban      | 9                         | 991ns                   | 5000ns                             |

### TABLE I DELAY PROFILES FOR E-UTRA CHANNEL MODELS

#### TABLE II ROOT INDICES FOR THE PSS

| NID <sup>(2)</sup> | Root index u |
|--------------------|--------------|
| 0                  | 25           |
| 1                  | 29           |
| 2                  | 34           |

#### 2.2. PSS

The P-SCH is used for obtaining the time and frequency synchronization necessary for demodulating the S-SCH [6]. The UE achieves synchronization by correlating the received P-SCH signal with a replica of the transmitted signal (i.e., using a matched filter), thereby identifying a correlation peak at the proper symbol timing. The Primary Synchronization Signals are modulated using one of three different frequency domain Zadoff-Chu sequences. The sequence  $d_{u}(n)$  used for the PSS is generated from a frequency-domain ZC sequence [1] according to

$$du = \begin{cases} e^{-j\frac{\pi u n(n+1)}{63}} & ,n = 0,1,\dots,30\\ e^{-j\frac{\pi u (n+1)(n+2)}{63}} & ,n = 31,32,\dots,61 \end{cases}$$
(12)

Where the ZC root sequence index is given by Table II

The three different ZC sequences are orthogonal to each other, and each sequence corresponds to a sector identity which is in the range of 0 to 2. The Primary Synchronization signal first determines one of three cell identities (0, 1, 2), also represented by N (2) ID. Then the secondary synchronization signal is used to determine a cell ID between 0 and 167 represented by N (1) ID. A Zadoff-Chu sequence is a complex-valued mathematical sequence which exhibits the useful property that cyclically shifted versions of it are orthogonal to each other. Thus, it is easy to detect PSS during the initial synchronization because the ZC sequence has the flat frequency domain autocorrelation property and the low frequency offset sensitivity.

#### III. FUNDAMENTAL DETECTION OF PSS

The main function of PSS is to detect the boundary of a frame where non-coherent detection method has to be used at the receiver since there is no known reference information initially [7]. Matched filter is a basic non-coherent detection method that can be used to detect PSS efficiently. The sequence in (12) is mapped to the subcarriers around DC and transformed to time domain by 64-point IDFT. To detect this signal at the receiver, the correlation with the time domain signal of the ZC sequence is calculated [2]–[4]

$$Cu(m) = (W^{H} du)^{H} y$$
(13)

Where y is the successive 64-by-1 received signal vector, is the DFT matrix, and is 64-by-1 vector composed of punctured at DC.

Then, from (13), the coefficients of the matched filter can be obtained

| $Coeff = (W^{II} du)^{II}$ |  |  |
|----------------------------|--|--|
|                            |  |  |

Where

Coeff= [Coeff(63)Coeff(62).....Coeff(1)Coeff(0)](15)

and the matched filter can be expressed

$$MF = \sum_{i=0}^{63} \operatorname{coeff}(k) y(t-k)$$
(16)

Where y (k) is the received signal.

www.ajer.us

(14)

#### IV. PROPOSED DESIGN OF PSS

The receiver side of an OFDM system model ADC is present for digital representation of the received signal. 10-bit ADC is generally preferred to be used at the receiver. From the power consumption perspective, a 10-bit analog-to digital converter (ADC) uses more power than 1-bit ADC. Typically, the power consumption of a 1-bit 122.88 MHz ADC composed of one comparator is about 200 W, while the power consumption of a 10-bit 122.88 MHz pipelined ADC is about 50mW.

To come up with a low-power solution, a method of PSS detection using 1-bit ADC is proposed.PSS is transmitted periodically, twice per frame which lasts 10 ms [8]. The sampling rate of the receiver is 122.88 MHz; however, the date rate of input data to the matched filter is 1.92 MHz Thus, 9600 samples at the output of the matched filter need to be buffered during the 5 ms period, which is not area and cost efficient. To come up with a low cost solution, a method of down-sampling by 8 is used at the output of matched filter.

#### 4.1 Method without Down-Sampling by 8 for 10-Bit ADC

From the last section, the matched filter as expressed in (16) can be reformulated when using a 10-bit, 122.88 MHz pipelined ADC

#### $MF qt = \sum_{i=0}^{63} coeff(k) y qt (t - k)$ (17)

where yqt(k) is the received signal sampled by a 10-bit, 122.88 MHz pipelined ADC, and is obtained in (14) and (15). Every output of the matched filter is buffered since there is no down-sampling module, and it needs a large area buffer which is very costly.

TADLE III. CIMULATION ACCUMPTIONS

| TABLE III SIMULATION A | SSUMF HONS    |
|------------------------|---------------|
| PARAMETER              | UNIT          |
| Number of Rx Antenna   | 4             |
| Number of Tx Antenna   | 4             |
| Frequency offset       | 12.5 KHz      |
| Carrier Frequency      | 2.5Ghz        |
| Symbol detection       | Replica-based |
| Root index             | 29            |

#### 4.2 Method With Down-Sampling by 8 for 1-Bit ADC

Equation (16) can be reformulated when using a 1-bit, 122.88 MHz ADC

$$MF qo = \sum_{i=0}^{\infty} coeff(k) y qo(t-k)$$

Where  $y_{qo}$  (K) is the received signal sampled by a 1-bit, 122.88MHz ADC, and is obtained in (14) and (15). Every output of the matched filter is down-sampled by 8

$$MF \text{ qod} = \max \begin{cases} MFqo(8n), MFqo(8n + 1), \\ MFqo(8n + 2), MFqo(8n + 3), \\ MFqo(8n + 4), MFqo(8n + 5), \\ MFqo(8n + 6), MFqo(8n + 7) \end{cases}$$
(19)

where  $MF_{qod}$  is the output of the down-sampling module.Now, only 1200 outputs need to be buffered during 5 ms with an additional comparator of 1 out of 8 implementing the down sampling module. This results in less area which translates to lower cost in a practical system. Its implementation architecture is discussed in next chapter [12].

#### V. HARDWARE IMPLEMENTATION

The implementation architecture of the proposed method is presented here along with the new matched filter architecture that reduces the complexity involved in existing methodology. The matched filter is an important component in the PSS detection. We use 64-tap time domain matched filter; hence 64 complex multiplication units per matched filter are used in the calculation in [16].

#### 3.1. Existing Architecture of Matched Filter

In this architecture input data that is being received is processed serially. As per our simulation assumptions, 84 matched filters are required in the system. So a total of 5376 units of complex multiplication is needed. Instead we can use only one complex multiplication unit during 64 cycles instead of using 64 units of complex multiplication. As a result, 84 units of complex multiplication are enough for the whole system. But

(18)

the problem that it encounters is that since the data is processed serially, so significant amount of delay is encountered due to the shifting involved in it. This problem is overcome in our proposed method [19].



#### 3.2. Proposed Architecture Matched Filter

In order to overcome the shortcomings of existing matched filter architecture, a matched filter architecture that incorporates parallel processing is proposed. The proposed architecture is shown in fig 3.Here the input data which is fed at 1.92MHz is processed parallelly. So, there is no shifting of input data during each input clock. As a result of it, the effect of propagation delay is overcome.

#### 3.3. Architecture of PSS Detection

A mismatch of up to 14 part per million (ppm) can exist between the oscillators at the eNodeB and at the UE, so seven groups of matched filters are used to cover the range of 14 ppm, 14 ppm. Each group contains three matched filters to detect three different physical-layer IDs of value 0, 1, or 2 [21]. Therefore, there are 21 hardware units as shown in Fig. 2 for each receiver antenna. Since the system is MIMO 4-by-4 and there are 4 receiver antennas at the UE end, 84 such hardware units are involved in the architecture of the PSS detection. A total of 9600 samples during 5 ms and thus a single port RAM with 9600 addresses is needed.



#### Fig 2 Architecture of PSS Detection



2013

www.ajer.us

As described above, there are 84 such RAMs in the system, and the area is too large for the UE chip; therefore an area efficient architecture is proposed as shown in Fig. 2. Compared to the architecture in Fig. 1, a small RAM with 8 addresses is added whose function is to find the maximum value of every eight correlations. As a result, only 1200 correlation values need to be stored in RAM with 1200 addresses, which reduce the RAM size of the whole system by a factor of almost 8 [22]. We can observe that the area of the area-efficient architecture is much smaller

than that of the original architecture, which reduces the Cost of the chip significantly. From the power perspective, not only the 1-bit ADC reduces the power consumption, but the hardware of digital logic also does.



Fig 4 Original architecture of the whole PSS detection

#### SIMULATION RESULTS VI.

Primary synchronous signal is designed for cell search and handover in 3GPP LTE systems, which is transmitted every 5ms. Search time of PSS detection is an important criterion when measuring its performance. To compare the performance using a 10-bit 122.88MHz ADC without down-sampling and that using a 1-bit 122.88MHz ADC with down-sampling by 8, the parameters listed in Table III are used in the simulation [23].



Fig 5 Performance of both methods using low correlation channel matrix and EPA 5 Hz channel model.

The simulation results for search time of both the methods under EPA 5 Hz channel model are shown. It is clear that the search time of both methods under EPA 5 Hz model with low correlation channel matrix, is very close to each other. The Existing and the proposed model is simulated using altera quartus software. The power and gate analysis are carried out for both the methods. The simulation results show that the performance of our proposed matched filter architecture which incorporates partellel processing is efficient in terms of power [24]. Furthermore, the implementation of our proposed architecture with the method of 1-bit adc with down sampling by a factor of 8 results in the reduction of overall gates required for it to be implemented in the user equipment. This is shown in table V.

www.ajer.us

| LOGIC UNITS  | EXISITING | PROPOSED |
|--------------|-----------|----------|
| Comparators  | 7         | 4        |
| Counters     | 4         | 3        |
| Flip – flops | 1472      | 1338     |
| IOs          | 44        | 62       |
| Accumulators | 6         | 2        |
| Multipliers  | -         | 2        |
| Registers    | 259       | 131      |

### TABLE IV HDL SYNTHESIS OF MATCHED FILTER ARCHITECTURE



#### **RESOURCE UTILIZED BY MATCHED FILTER**

LOGIC UNITS

Fig 6 Resource utilized by Existing and Proposed matched filter

#### TABLE V RESOURCE UTILIZATION OF VARIOUS MODULES

|                         | MODULES        |                   |             |                |  |
|-------------------------|----------------|-------------------|-------------|----------------|--|
| LOGIC UNITS             | Matched Filter | Moving<br>Average | 40 Bit Norm | 20 Bit<br>Norm |  |
| Adders /<br>Subtractors | -              | 5                 | 1           | 2              |  |
| Comparators             | 4              | -                 | -           | -              |  |
| IOs                     | 62             | 41                | 42          | 43             |  |
| Multipliers             | 2              | -                 | -           | -              |  |
| MUX                     | -              | 1                 | -           | -              |  |
| Accumulator             | -              | 2                 | -           | -              |  |
| Registers               | 131            | 37                | 11          | 20             |  |
| Counters                | 3              | 1                 | 1           | -              |  |
| Flip – flops            | 1338           | 48                | 14          | 20             |  |

### **RESOURCE UTILIZED BY VARIOUS MODULES**

![](_page_7_Figure_1.jpeg)

MODULES

Figure 7 Resource Utilization of Various Modules

| TADLE VI MEMORI CONSUMED DI VARIOUS MODULI | TABLE VI | MEMORY | CONSUMED | BYV | VARIOUS | MODULES |
|--------------------------------------------|----------|--------|----------|-----|---------|---------|
|--------------------------------------------|----------|--------|----------|-----|---------|---------|

| MODULES        | MEMORY CONSUMPTION<br>(Kilo Bytes) |
|----------------|------------------------------------|
| Matched Filter | 233784                             |
| Moving Average | 129400                             |
| 40 bit Norm    | 116088                             |
| 20 bit Norm    | 115064                             |

![](_page_7_Figure_6.jpeg)

![](_page_7_Figure_7.jpeg)

| LOGIC UNITS          | TEN BIT | ONE BIT |
|----------------------|---------|---------|
| Adders / Subtractors | 25      | 34      |
| Comparators          | 3       | 3       |
| Counters             | 16      | 16      |
| Flip – flops         | 5115    | 1659    |
| IOs                  | 142     | 124     |
| Multipliers          | 6       | -       |
| MUX                  | 7       | 7       |
| Accumulator          | 2       | 2       |
| Registers            | 543     | 543     |
| IO buffer            | 142     | 124     |
| Memory in Kilo Bytes | 447928  | 339896  |

### TABLE VII COMPARISON OF PROPOSED 1 BIT AND 10 BIT ADC

#### TABLE VIII SIMULATION RESULTS FOR POWER POWER PROPOSED EXISTING One bit Ten bit One bit Ten bit Thermal Power 68.02mw 224.39mw 159.77mw 1009.47mw Core Dynamic Power 1.94mw 16.48 mw 91.44mw 559.56mw Core Static Thermal Power 46.36mw 46.88mw 46.45mw 48.10mw

#### VII. PERFORMANCE WITH EXISTING STATE-OF-THE-ART MATCHED FILTER ARCHITECTURE

The matched filter architecture, in the design [4] uses 84 matched filters and 5376 units of complex multiplication making the practical implementation difficult. The matched filter architecture in the design [22] requires only 84 units of complex multiplication and this is practically possible. But the cost for implementation is high. In the design [40], the matched filter architecture uses a serial mechanism and consumes more logic elements.

![](_page_8_Figure_6.jpeg)

Fig 9 Power Comparison of Proposed Methodology

www.ajer.us

2013

The proposed architecture is power and area efficient. In the proposed matched filter architecture, a parallel mechanism is used for inputting the data and the logic elements utilized is also significantly reduced. One bit ADC with down sampling by factor 8 consumes 339896 Kilo Byte and the power utilized is less when compared to design [40]. Ten bit ADC without down sampling, consumes 46.88Mili Watt as static power and 16.48Mili Watt as dynamic power. The logic elements utilized is also significantly reduced when compared to the existing state of architecture. The problem with the existing architecture is, since the data is processed serially a significant amount of delay is encountered due to the shifting involved in it. This occurs when one value is high and subsequent values are low, no matter what the shift is, the output of the MUX will be the same. This causes unnecessary multiplication to occur and also the delay that is involved affects the overall performance of the system. This problem is overcome in our proposed architecture which incorporates parallel processing. So, there is no shifting of input data during each input clock. As a result of it, the effect of propagation delay is overcome and the table 4.6 shows the comparison with the existing state architecture.

| WORK                                | MEMORY<br>(KILO<br>BYTES) | STATIC<br>POWER<br>(MILI<br>WATT) | DYNAMIC<br>POWER<br>(MILI WATT) | LOGIC ELEMENTS                                                   |
|-------------------------------------|---------------------------|-----------------------------------|---------------------------------|------------------------------------------------------------------|
| Design [4]                          | -                         | -                                 | -                               | 84 Matched Filters<br>(5376 Units Of Complex<br>Multiplications) |
| Design[11]                          | -                         | -                                 | -                               | 84 Units Of Complex<br>Multiplications                           |
|                                     |                           | Design [9]                        |                                 | , i                                                              |
| Matched Filter                      | 247224                    | -                                 | -                               | 2524                                                             |
| 1 Bit ADC With<br>Down Sampling     | 704696                    | 46.45                             | 91.44                           | 2844                                                             |
| 10 Bit ADC Without<br>Down Sampling | 454072                    | 48.45                             | 559.56                          | 5660                                                             |
|                                     | P                         | roposed Archite                   | ecture                          |                                                                  |
| Matched Filter                      | 233784                    | -                                 | -                               | 1733                                                             |
| 1 Bit ADC With<br>Down Sampling     | 339896                    | 46.36                             | 1.94                            | 2244                                                             |
| 10 Bit ADC Without<br>Down Sampling | 447928                    | 46.88                             | 16.48                           | 4877                                                             |

#### TABLE IX COMPARISON WITH PREVIOUS WORK

#### VIII. CONCLUSION

The detection of PSS plays a primary role in mobile communication. Theoretically, detection with 1bit ADC and with down-sampling would degrade the performance and prolong the detection time. However, due to the inherent advantage of the ZC sequence, simulation results show that the performance of the proposed method using a 1-bit ADC with down-sampling by 8 does not degrade much compared with that using a 10-bit ADC without down-sampling in the presence of frequency offset under several typical LTE propagation channels. Subsequently, two different implementation architectures of the PSS detection are presented. The area and the power consumption of the original implementation architecture are too large. Based on the simulation results in the proposed architecture, the PSS can be detected efficiently and accurately at a much lower power and lower cost which renders it feasible in the implementation of a UE chip.

#### IX. FUTURE WORK

As first phase of the project, primary synchronization signal (PSS) is simulated using Model Sim. In the future phase of the project, FPGA implementation is proposed to be carried and investigation of real-time performance metrics will also be carried out. Further, detection of Secondary synchronization signal (SSS) will also be done. In case of significant deterioration in the performance, hardware solutions will be investigated.

REFERENCES

- B. M. Popovic and F. Berggren, "Primary synchronization signal in E-UTRA," in Proc. IEEE 10th Int. Symposium. Spread Spectrum Technology. Applied (ISSSTA), 2008, pp. 426–430.
- [2]. 3rd Generation Partnership Project (3GPP), Sophia-Anti polis Codex, France, 3GPP TS 36.211 v8.9.0 3rd Generation Partnership Project; Dec.2009, 3GPP.
- [3]. K. Melonakos, D. M. Gutierrez Estevez, V. Jung nickel, X. Wen, and C.Drewes, "A closed concept for synchronization and cell search in 3GPP LTE systems," in Processing. IEEE Wireless Communication Network Conference., 2009, pp. 1–6.
- [4]. S. Sepia, I. Tewfik, and M. Baker, LTE-The UMTS Long Term Evolution: From Theory to Practice. New York: Wiley, 2009.
- [5]. H.-G. Park, I.-K. Kim, and Y.-S. Kim, "Efficient coherent neighbor cell search for synchronous 3GPP LTE system," Electron. Letter, volume.44, no.21, Oct. 2008.
- [6]. Chixiang Ma, Hao Cao and Ping Lin 'A Low-Power Low-Cost Design Of Primary Synchronization Signal Detection'. IEEE Transactions On Very Large Scale Integration Systems, Vol. 20, No. 7, July 2012
- [7]. K. Melonakos, D. M. Gutierrez Estevez, V. Jung nickel, X. Wen, and C.Drewes, "A closed concept for synchronization and cell search in 3GPP LTE systems," in Proc. IEEE Wireless. Communication. Network. Conference, 2009, pp. 1–6.
- [8]. F. J. Harris, "Orthogonal frequency division multiplexing, OFDM," presented at Department of Electrical Engineering, San Diego State University, San Diego, CA, 2008.
- [9]. 3GPP TS 36.101 v8.9.0 3rd Generation Partnership Project; Technical Specification Group Radio Access Network; Evolved Universal Terrestrial Radio Access (E-UTRA); User Equipment (UE) Radio Transmission and Reception (Release 8), 3rd Generation Partnership Project, Technology Representation December 2009, 3GPP.3GPP. (n.d.). 3GPP TR 25.913 - v7.3.0, Requirements for EUTRA and EUTRAN [Online].
- [10]. Available:http://www.3gpp.org/ftp/Specs/archive/25%5Fseries/25.913/ European Telecommunications Standards Institute, 3GPP TS 36.211 version 9.1.0 Release 9, Sophia Antipolis, France: ETSI, 2010.
- [11]. G. Colavolpe and R. Raheli, "Noncoherent sequence detection," IEEE Transaction Communication, vol. 47, no. 9, pp. 1376–1385, Sep. 1999.
- [12]. R. Van Nee, and R. Prasad, OFDM for Wireless Multimedia Communications. Norwood, MA: Artech House Publishers, 2000.
- [13]. Y. Yao and G. B. Giannakos, "Blind carrier frequency offset estimation in SISO, MIMO and multiuser OFDM systems," IEEE Transaction Communication, vol. 53, no. 1, pp. 173–183, Jan. 2005.
- [14]. H.G. Myung, J. Lim, and D. J. Goodman, "Single Carrier FDMA for Uplink Wireless Transmission," IEEE Vehicular Technology Society. volume. 1, no. 3, pp. 30-38, Sept. 2006.
- [15]. Mobile Cell Search And Synchronization In LTE -A Thesis Presented to the Faculty of San Diego State University by Nalini Paravastu Samavedam.
- [16]. H.-G. Park, I.-K. Kim, and Y.-S. Kim, "Efficient coherent neighbor cell search for synchronous 3GPP LTE system," Electron. Letter, volume.44, no.21, Oct. 2008.
- [17]. J.-I. Kim, J.-S. Han, H.-J. Roh, and H.-J. Choi, "PSS detection method for initial cell search in 3GPP LTE FDD/TDD dual mode receiver," presented at the 9th International Symposium on Communications and Information Technology, Inche on, Korea, Sept. 2009.
- [18]. B. M. Popovic and F. Berggren, "Primary synchronization signal in E-UTRA," in Processing. IEEE 10th International. Symposium Spread Spectrum Technology. Application (ISSSTA), 2008, pp. 426–430.
- [19]. 3GPP Technical Specification 32.422, 'Telecommunication management; Subscriber and equipment trace; Trace control and configuration management (Release 10), www.3gpp.org.